# Full Adder and Full Subtractor Design in Quantum Cellular Automata

Mostafa Sadeghi<sup>1</sup>, Keivan Navi<sup>2\*</sup>, Mehdi Dolatshahi<sup>3</sup>

1- Faculty of Computer Engineering, Najafabad Branch, Islamic Azad University, Najafabad, Iran.

Email: Mostafa13h@gmail.com

2- Department of Computer Engineering, Shahid Beheshti University, G.C, Tehran, Iran.

Email: navi@sbu.ac.ir (Corresponding author)

3- Department of Electrical Engineering, Najafabad Branch, Islamic Azad University, Najafabad, Iran. Email: dolatshahi@iaun.ac.ir

Received: October 2020

Revised: December 2020

Accepted: January 2021

## **ABSTRACT:**

Quantum Cellular Automata (QCA) is an alternative promising nanotechnology for semiconductor transistor based technology. QCA benefits from several features such as high speed, low power consumption and can be used for extremely dense structures. One of the important issues in arithmetic circuits is design of full adder/full subtractor (FA/FS respectively). Our main contribution in this paper is proposing a one-bit FA/FS which benefits from less cell counts compared to the state-of-the-art technologies. The proposed QCA FA/FS ameliorate the number of cells in comparison with the best FA/FS studied in the literature. As well as the mentioned feature, temperature analysis of suggested circuit shows that our design is more tough compared to the previous works.

Keyword: Quantum Cellular Automata (Qca), Low Power Consumption, Arithmetic Circuit, Full Adder/Full Subtractor.

## **1. INTRODUCTION**

Nowadays, the nanometer scale CMOS technology is involved with problems such as short channel effect, high power consumption and high cost of lithography [1]. Therefore, several possible technologies such as Single Electron Transistor (SET), Carbon Nanotube Field Effect Transistor (CNFET) and Quantum Dot Cellular Automata (QCA) have been emerged. Quantum cellular automata has attracted a lot of attention due to its interesting features such as low power consumption, high speed switching and small dimension [2]. The basic QCA cell, that is able to represent binary data, consists of two electrons and four quantum dots.

Many efforts have been done about the sequential and combinational circuits gradually. The most efficient implementation of the basic circuit such as full adder is important. Different designs by the aim of reduction of area, power consumption and speed enhancement are discussed in [3][4][5][6]. In this paper, a new one bit FA/FS is introduced which operates in higher speed and lower area in comparison with its counterparts [7][8].

The rest of this paper is organised as follows. Section 2 reviews the basic concept of QCA. In Section 3 a new design for FA/ FS is proposed. Also the layout of the proposed circuit is declared. Simulation results and circuit evaluations is demonstrated in section 4 and the last section concludes the paper.

## 2. QCA BACKGROUND

QCA cells are the basic element of QCA circuits and contains four quantum-dots positioned at the corner of square structure. Each cell has two electrons which can move between the mentioned dots. Due to columbic repulsion, the electrons occupy two opposite corners of the cell. Consequently, each cell has two steady states so these states can represent binary encoding. In each location, the density of each particle is computed by the wave equation and polarization parameter.Two ground states of a QCA cell is shown in Fig. 1 [9].



In QCA technology, the information flow is 33

Paper type: Research paper

DOI: https://doi.org/10.52547/mjee.15.1.33

How to cite this paper: M. Sadeghi, K. Navi and M. Dolatshahi, "Full Adder and Full Subtractor Design in Quantum Cellular Automata", *Majlesi Journal of Electrical Engineering*, Vol. 15, No. 1, pp. 33-37, 2021.

controlled and synchronized by for clocking signal. In addition, energy signal is provided by power supply in each stage. Where each of them is shifted 90-degree compared to previous signal. Each clock signal has four phases that is shown in Fig. 2.

The barrier energy is demonstrated in four phases (switch, hold, release and relax). Different phases are increased pipelining attribute in the QCA circuit. Therefore, the pipelined circuit is proper option for QCA-based designs [10].



Fig. 2. Clock phases in QCA with clock zone.

In QCA architecture, logical gates and wire structure are constructed by the cells. If a cells are placed together, cells would impress their neighboring cells and consequently cell polarization is propagated until the last cell [11].

Inverter gate is the basic elements in QCA structure. As its name implies, inverter gate reverses logic input. In Fig. 3(a), inverter gate is depicted. Actually, since the input cell is placed diagonally toward output cell, output logic cell is opposed to the input logic.

Another gate which is used in QCA circuits is majority gate. In this gate, majority logic of inputs is transferred to the output. Today one design for three input majority is presented as shown in Fig. 3(b). A, B and C are the input cells which are the result of the votes carried to output cell through the device cell. Logical function of majority gate is illustrated in Eq. 1. Two-input AND gate and two-input OR gate are made by applying fixed polarization to one of the inputs. For example, if C is fixed to -1, majority gate behaves like two-input AND gate, and if C is fixed to 1, majority gate will be two-input OR gate [12].

$$Majority3 (A, B, C) = AB + AC + BC$$
(1)



Fig. 3. Basic Gate (a) Inverter (b) Three input majority gate.

The FA cell and FS cells are the basic elements of arithmetic circuits such as multiplier, divider and more complex circuits. So far, many efforts have been made to design an efficient basic circuit [13][14][15][16].

## **3. DESIGN APPROACH**

Several designs of FA and FS as arithmetic units are presented in the literature that each of them proposes plan exposed features. A FA cell has two outputs (carry-out and sum) and also a FS cell has two output (borrow-out and sub) which are realized by this circuit. The Eqs. 3, 4. indicate the formulas of these circuits.

For a FA we have:  

$$Sum = A \oplus B \oplus C$$
  
 $Carry - Out = AB + AC + BC$  (2)  
Also for a FS we have:  
 $Sub = A \oplus B \oplus C$   
 $Borrow - Out = A\overline{B} + AC + \overline{B}C$  (3)

In arithmetic units, each circuit which provides combined outputs is favorable for designers. Table 1 demonstrates the truth table of a one-bit FA/FS. In this paper, a FA/FS design in small only one circuit is discussed. Three majority gates and two inverters are used for implementation that it reduces the number of majority gates compared to the previous works. Due to the fact that the number of majority gates has been diminished, the power consumption and cell counts are reduced. The mentioned reduction in the number of gates is due to using the borrow-out in gaining of the third output.

**Table 1.** Truth Table of a full adder and full subtractor.

| А | В | С | Carry-<br>out | Borrow-<br>Out | Sum=Sub |
|---|---|---|---------------|----------------|---------|
| 0 | 0 | 0 | 0             | 0              | 0       |
| 0 | 0 | 1 | 0             | 1              | 1       |
| 0 | 1 | 0 | 0             | 1              | 1       |
| 0 | 1 | 1 | 1             | 1              | 0       |
| 1 | 0 | 0 | 0             | 0              | 1       |
| 1 | 0 | 1 | 1             | 0              | 0       |
| 1 | 1 | 0 | 1             | 0              | 0       |
| 1 | 1 | 1 | 1             | 1              | 1       |

Eq. 5 is used to compute carry-out, borrow-out, sum and sub bits in the proposed circuit. Also the schematic diagram of one-bit FA/FS is illustrated in Fig. 4.

Carry - Out = maj(A, B, C)Borrow - Out = maj(Ā, B, C) Sum = Sub = Maj(Carry - Out, Borrow - Out, A) (4)



**Fig. 4.** The schematic diagram of the proposed one-bit FA/FS.

We have implemented a new FA/FS circuit in QCA simulation tools. We have used the multi-layer wire crossing to design an efficient QCA FA/FS, in which cell count, area and latency are less than previous design. Fig. 5 depicts a layout for one-bit FA/FS by QCAdesigner as a popular simulation tool.

Layer1 Borrow\_Out A Borrow\_Out A B B Sum/Sub Carry-Out C Layer2 Layer3

Fig. 5. QCA layout for high speed FA and FS.

## 4. SIMULATION RESULT

The functionality of the proposed design is evaluated by QCA designer version 2.0.3 based on coherence vector and bistable approximation simulation engine which its parameters are depicted in Table 2 and Table 3.

Table 2. Coherence vector applied parameters.

| Parameter           | Value        | )        |
|---------------------|--------------|----------|
| Temperature         | 1.000        | 000 K    |
| Relaxation ti       | ne 4.135667  | '5e-14 s |
| Time St             | ep 1.000000  | e-016 s  |
| Total Simulation Ti | ne 7.00000   | e-011 s  |
| Clock Hi            | gh 9.800000  | e-022 J  |
| Clock L             | w 3.80000    | e-023 J  |
| Clock sł            | ift 0.000000 | e+000    |
| Clock Amplitude Fac | or 2.00000   | )        |
| Radius of Eff       | ct 80.0000   | 0 nm     |
| Relative Permittiv  | ty 12.90000  | 00       |
| Layer Separation    | 11.50000     | 00 nm    |
|                     |              |          |

**Table 3.** Bistable approximation applied parameters.

| Parameter              | Value           |
|------------------------|-----------------|
| Number of samples      | 50000           |
| Convergence tolerance  | 0.001000        |
| Radius of effect       | 65.000000 nm    |
| Relative permittivity  | 12.900000       |
| Clock low              | 3.800000e-023 J |
| Clock high             | 9.800000e-022 J |
| Clock shift            | 0               |
| Clock amplitude factor | 2.000000        |
| Layer separation       | 11.500000       |
| Maximum iterations per | 100             |
| sample                 |                 |
|                        |                 |
|                        |                 |

As it is shown in Fig. 6, the simulation results indicate that the proposed circuit works properly. Comparison of the results between the proposed circuit and previous design are reported in Table. 4. The comparison of the result demonstrates that our proposed design is better than other presented circuits in term of the cell count, area and number of majority gates. Delay of our circuit is equal to pervious work that is introduced by [8].

Reducing the number of majority gates influences the power dissipation. QCApro tools can not measure the power dissipation of circuits that are designed in multilayers. Consequently, we are not able to compute the exact mentioned quantities [17].

We have investigated variation of temperature on outputs polarization. QCADesigner tools can help to change the temperature by enhancing this parameter in coherence vector engine option. According to the Fig.

7, we observe that polarization of outputs is reduced if the temperature is increased.



Fig. 6. Simulation result of the proposed one-bit FA and FS.

| Proposed circuit | Complexity<br>(cell) | Circuit<br>area<br>(µm <sup>2</sup> ) | Delay<br>(clock<br>cycle) |
|------------------|----------------------|---------------------------------------|---------------------------|
| Proposed         | 43                   | 0.01                                  | 0.5                       |
| [12]             | 53                   | 0.039                                 | 0.5                       |
| [11]             | 180                  | 0.19                                  | 1.75                      |





**Fig. 7.** Relation of temperature variation and polarization of output for the proposed Fa/Fs.

## Vol. 15, No. 1, March 2021

## **5. CONCLUSIONS**

In this paper, we proposed a novel design of one-bit Fulladder/Full subtractor cell for Quantum-dot cellular automata. The layouts and functionality, that is checked by QCADesigner, demonstrated that the proposed circuit is more efficient than the previous designs in terms of cell counts and complexity. Compared to the best state-of –the art technology, our proposed FA/FS cell benefits from 19% to 20% improvement in terms of cell counts compared to the best work studied in the literature. Furthermore, temperature analysis of the proposed design demonstrated that our circuit is more robust than the other previous works. According to the simulation results, we concluded that this new design is suitable for larger arithmetic QCA circuits studied in the previous work.

#### REFERENCES

- W. M. Arden, "The international technology roadmap for semiconductors—perspectives and challenges for the next 15 years," *Curr. Opin. Solid State Mater. Sci.*, Vol. 6, No. 5, pp. 371–377, 2002.
- [2] S. Angizi, S. Sarmadi, S. Sayedsalehi, and K. Navi, "Design and evaluation of new majority gate-based RAM cell in quantum-dot cellular automata," *Microelectronics J.*, Vol. 46, No. 1, pp. 43–51, 2015.
- [3] S. Mohammadyan, S. Angizi, and K. Navi, "New fully single layer QCA full-adder cell based on feedback model Somaye Mohammadyan Shaahin Angizi and Keivan Navi \*," Int. J. High Perform. Syst. Archit., Vol. 5, No. 4, pp. 202–208, 2015.
- [4] S. Sarmadi, S. Sayedsalehi, M. Fartash, and S. Angizi, "A Structured Ultra-Dense QCA One-Bit Full-Adder Cell," Am. Sci. Publ., Vol. 4, No. 6, pp. 10–15, 2015.
- [5] F. Ahmad, G. M. Bhat, H. Khademolhosseini, S. Azimi, S. Angizi, and K. Navi, "Towards single layer quantum-dot cellular automata adders based on explicit interaction of cells," *J. Comput. Sci.*, Vol. 16, No. February, pp. 8–15, Sep. 2016.
- [6] R. Farazkish, "A new quantum-dot cellular automata fault-tolerant full-adder," J. Comput. Electron., Vol. 14, No. 2, pp. 506–514, 2015.
- [7] A. Shahidinejad and A. Selamat, "Design of first adder/subtractor using quantum-dot cellular automata," in Advanced Materials Research, Vol. 403, pp. 3392–3397, 2011.
- [8] M. Hayati and A. Rezaei, "Design of novel efficient adder and subtractor for quantum-dot cellular automata," Int. J. Circuit Theory Appl., Vol. 43, No. 10, pp. 1446–1454, 2015.
- [9] K. Navi, H. Mohammadi, and S. Angizi, "A Novel Quantum-Dot Cellular Automata Reconfigurable Majority Gate with 5 and 7 Inputs Support," J. Comput. Theor. Nanosci., Vol. 12, No. 3, pp. 399– 406, Mar. 2015.
- [10] S. Sheikhfaal, S. Angizi, S. Sarmadi, M. Hossein Moaiyeri, and S. Sayedsalehi, "Designing efficient QCA logical circuits with power dissipation analysis," *Microelectronics J.*, Vol. 46, No. 6, pp.

462-471, Jun. 2015.

- [11] S. Angizi, F. Danehdaran, S. Sarmadi, S. Sheikhfaal, N. Bagherzadeh, and K. Navi, "An Ultra-High Speed and Low Complexity Quantum-Dot Cellular Automata Full Adder," J. Low Power Electron., Vol. 11, No. 2, pp. 173–180, 2015.
- [12] H. B. Sousan, M. Mosleh, and S. Setayeshi, "Designing and Implementing a Fast and Robust Full- Adder in Quantum-Dot Cellular Automata ( QCA) Technology," Vol. 6, No. 1, pp. 27–45, 2015.
- [13] S. Angizi, E. Alkaldy, N. Bagherzadeh, and K. Navi, "Novel robust single layer wire crossing approach for exclusive or sum of products logic design with quantum-dot cellular automata," J. Low Power Electron., Vol. 10, No. 2, pp. 259–271, 2014.
- [14] A. Roohi, H. Khademolhosseini, S. Sayedsalehi, and

K. Navi, "A symmetric quantum-dot cellular automata design for 5-input majority gate," J. Comput. Electron., Vol. 13, No. 3, pp. 701–708, 2014.

- [15] K. Navi, A. Roohi, and S. Sayedsalehi, "Designing reconfigurable quantum-dot cellular automata logic circuits," J. Comput. Theor. Nanosci., Vol. 10, No. 5, pp. 1137–1146, 2013.
- [16] S. Hashemi, M. Tehrani, and K. Navi, "An efficient quantum-dot cellular automata full-adder," Sci. Res. Essays, Vol. 7, No. 2, pp. 177–189, 2012.
- [17] S. Srivastava, A. Asthana, S. Bhanja, and S. Sarkar, "QCAPro-an error-power estimation tool for QCA circuit design," in Circuits and Systems (ISCAS), 2011 IEEE International Symposium on, pp. 2377– 2380, 2011.